A Model Checking based Converter Synthesis Approach for Embedded Systems

dc.contributor.author Basu, Samik
dc.contributor.author Sinha, Roopak
dc.contributor.author Roop, Partha
dc.contributor.department Computer Science
dc.date 2018-02-14T00:59:30.000
dc.date.accessioned 2020-06-30T01:56:53Z
dc.date.available 2020-06-30T01:56:53Z
dc.date.issued 2006-11-01
dc.description.abstract <p>Protocol conversion problem involves identifying whether two or more protocols can be composed with or without an intermediary, referred to as a converter, to obtain a pre-specified desired behavior. We investigate this problem in formal setting and propose, for the first time, a temporal logic based automatic solution to the <em>convertibility verification and synthesis</em>. At its core, our technique is based on local model checking technique and determines the existence of the converter and if a converter exists, it is automatically synthesized. A number of key features of our technique distinguishes it from all existing formal and/or informal techniques. Firstly, we handle both data and control mismatches (for the first time), using a single unifying model checking based solution. Secondly, the proposed approach uses temporal logic for the specification of correct behaviors (unlike earlier automaton based specifications) which is both elegant and natural to express event ordering and data-matching requirements. Finally, we have have experimented extensively with the examples available in the existing literature to evaluate the applicability of our technique in wide range of applications.</p>
dc.identifier archive/lib.dr.iastate.edu/cs_techreports/347/
dc.identifier.articleid 1342
dc.identifier.contextkey 5542756
dc.identifier.s3bucket isulib-bepress-aws-west
dc.identifier.submissionpath cs_techreports/347
dc.identifier.uri https://dr.lib.iastate.edu/handle/20.500.12876/20179
dc.source.bitstream archive/lib.dr.iastate.edu/cs_techreports/347/techreport.pdf|||Fri Jan 14 23:42:37 UTC 2022
dc.subject.disciplines Software Engineering
dc.title A Model Checking based Converter Synthesis Approach for Embedded Systems
dc.type article
dc.type.genre article
dspace.entity.type Publication
relation.isOrgUnitOfPublication f7be4eb9-d1d0-4081-859b-b15cee251456
File
Original bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
techreport.pdf
Size:
218.67 KB
Format:
Adobe Portable Document Format
Description:
Collections